# **4 Computer Architecture**

## 4.1 MARIE - A Simple CPU Model

#### **MARIE Architecture**

- 16 bits word
- 4-bit opcode & 12-bit address

Registers

| Туре                          |     | Function                                        |
|-------------------------------|-----|-------------------------------------------------|
| Accumulator                   | AC  | General-purpose                                 |
| Memory<br>Address<br>Register | MAR | Stores memory address                           |
| Memory Buffer<br>Register     | MBR | Holds data read<br>from to written to<br>memory |
| Instruction<br>Register       | IR  | Current instruction                             |
| Program<br>Counter            | PC  | Address of next instruction                     |

**Register Transfer Language (RTL)** 

|         | Fetch                                                  | Decode     | Execute                                                         |
|---------|--------------------------------------------------------|------------|-----------------------------------------------------------------|
| Load X  |                                                        | 5. MAR ← X | 6. MBR ← M[MAR]<br>7. AC ← MBR                                  |
| Store X | 1. MAR ← PC 2. MBR ← M[MAR] 3. IR ← MBR 4. PC ← PC + 1 |            | 6. MBR ← AC<br>7. M[MAR] ← MBR                                  |
| Add X   |                                                        |            | 6. MBR ← M[MAR]<br>7. AC ← AC + MBR                             |
| Subt X  |                                                        |            | 6. MBR ← M[MAR]<br>7. AC ← AC – MBR                             |
| Jump X  |                                                        |            | 6. PC ← MAR                                                     |
| JnS X   |                                                        |            | 6. MBR ← PC<br>7. M[MAR] ← MBR<br>8. AC ← MAR<br>9. PC ← AC + 1 |

<sup>\*\*</sup> Control Signals switch on / off based on RTL step \*\*

## **4.2 Basic Circuits**

#### **Arithmetic Circuits**

 $\rightarrow$  Perform arithmetic operations (+, -)

| Circuit                    | Properties                                                                                                                                                                                                                                                |  |
|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                            | Adding two one-bit numbers     Input Output                                                                                                                                                                                                               |  |
|                            | A         B         Carry         Result           0         0         0         0           0         1         0         1           1         0         0         1           1         1         1         1           Gates:         AND         XOR |  |
| Adders<br>/ Half<br>Adders | Carry                                                                                                                                                                                                                                                     |  |
| Full<br>Adders             | • Adding three one-bit numbers    Input                                                                                                                                                                                                                   |  |
| Ripper<br>-Carry<br>Adders | <ul> <li>Combine full adders like a chain</li> <li>Previous bit C<sub>out</sub> = Next bit C<sub>in</sub></li> </ul>                                                                                                                                      |  |

#### **Conversion Circuits**

→ Converts input to certain outputs

| Circuit      | Properties                                                                                                                |  |
|--------------|---------------------------------------------------------------------------------------------------------------------------|--|
| Decoders     | <ul> <li>Activates only one output based on binary inputs</li> <li>n inputs &amp; 2<sup>n</sup> outputs</li> </ul> Output |  |
| Multiplexers | Choose the data inputs to activate      Selector 0 Follow input 0     Selector 1 Follow input 1  Inputs  Output  Selector |  |

#### **Sequential Circuits**

→ Outputs depend on sequence of inputs & outputs

| Circuit                                 | Properties                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Flip Flop /<br>S/R Latch<br>(Set/Reset) | <ul> <li>Only one output can be activated at a time (loop constantly negates it)</li> <li>Used to store single bit data</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| D Flip Flop                             | Similar to S/R latch, but with a "clock" that selects the bit to store  Decides whether to store bit stor |  |

#### **4.3 CPU Construction**

| Components                        | Properties                                                                                                                                                                                                                                                            |  |
|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Arithmetic<br>Logic Unit<br>(ALU) | <ul> <li>Implements basic computation:</li> <li>⇒ Addition, subtraction, multiplication</li> <li>⇒ Comparison</li> <li>⇒ Boolean operations</li> <li>⇒ Shifting (update variables)</li> </ul>                                                                         |  |
| Registers                         | <ul> <li>Collects all registers into a single circuit</li> <li>Implemented using n flipflops (for n bits)</li> <li>With extra inputs(read &amp; write)</li> </ul>                                                                                                     |  |
| Control Unit                      | <ul> <li>Perform fetch-decode-<br/>execute cycle through control<br/>signals</li> <li>Function of control signals:</li> <li>⇒ Read/write register</li> <li>⇒ Read/write memory address</li> <li>⇒ Perform operations in ALU</li> </ul> **refer to RTL section above** |  |

## 4.4 Memory

**Memory Addressing** 

| Туре             | Per memory location |
|------------------|---------------------|
| Byte-addressable | One byte [8 bits]   |
| Word-addressable | One word [16 bits]  |

#### **RAM**

- Made up of multiple chips
- Each chip has fixed size of L x W:
- $\Rightarrow$  L: number of locations
- $\Rightarrow$  W: number of bits per location
- 2K x 8:
  - $= 2 \times 10^{10} \times 2^{3}$
  - $= 2^{14}$  bits per chips

#### **RAM Addressing**

- RAM of 2<sup>17</sup> locations
- Each address 17 bits long

| 010   | 110      | 00010010011 |
|-------|----------|-------------|
| Row 2 | Column 6 | Byte 147    |

• Use MUX to select the chips

### **4.5 Input / Output Devices**

• Each I/O device has its own registers

I/O Access Method

| I O Mecess Medica |                                                                    |                                                  |  |
|-------------------|--------------------------------------------------------------------|--------------------------------------------------|--|
|                   | Memory-<br>mapped                                                  | Instructions-<br>based                           |  |
| Address<br>Space  | Shared between memory and I/O                                      | Individual for memory and I/O                    |  |
| Access            | Regular<br>instructions<br>(MARIE)                                 | Special<br>instructions<br>(In and Out)          |  |
| Pros              | <ul><li>No new instructions</li><li>Simple</li></ul>               | Less logic to<br>decode I/O<br>addresses         |  |
| Cons              | <ul><li>I/O used up memory</li><li>RAM available reduced</li></ul> | More<br>instructions<br>(send data &<br>perform) |  |

I/O Perform

|          | Programmed                                                                                   | Interrupts                                                     |
|----------|----------------------------------------------------------------------------------------------|----------------------------------------------------------------|
| Function | Checks I/O at<br>regular intervals                                                           | Notifies CPU for I/O requests & execute Interrupt Handlers     |
| Pros     | <ul><li>Simple</li><li>Can control frequency of checking</li></ul>                           | • Fast                                                         |
| Cons     | <ul><li>Must check<br/>periodically</li><li>Slow</li><li>Increased<br/>power usage</li></ul> | Hard to work with different priorities (graphics card & mouse) |

Interrunt Parts

| interrupt ra          | iterrupt Parts                                                                                                                                                                                                                   |  |  |  |
|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Parts                 | Properties                                                                                                                                                                                                                       |  |  |  |
| Interrupt<br>Signals  | <ul> <li>Notifies CPU and sets a bit in special register</li> <li>Use fetch-decode-execute cycle</li> <li>If bit set, call Handler</li> </ul>                                                                                    |  |  |  |
| Interrupt<br>Handlers | <ul> <li>Must leave CPU in the same state as before</li> <li>Run by context switch</li> <li>⇒ Via shadow registers – CPU switches to separate registers</li> <li>⇒ Via programming – save previous location to memory</li> </ul> |  |  |  |
| Interrupt<br>Vectors  | <ul> <li>Individual identification<br/>number for each device</li> <li>CPU stores that number in<br/>special register</li> <li>Handlers use it to jump to<br/>interrupt vectors (a list of<br/>subroutines)</li> </ul>           |  |  |  |

- Direct Memory Access (DMA)Improved version for interrupts
- CPU dedicate memory transfer to special controller
- CPU and DMA share same data bus (operate one at a time)